platform-conf.h
Go to the documentation of this file.00001
00002
00003
00004
00005
00006
00007
00008
00009
00010
00011
00012
00013
00014
00015
00016
00017
00018
00019
00020
00021
00022
00023
00024
00025
00026
00027
00028
00029
00030
00031
00032
00033
00034
00035
00036
00037
00038
00039 #ifndef __PLATFORM_CONF_H__
00040 #define __PLATFORM_CONF_H__
00041
00042
00043
00044
00045
00046 #define ZOLERTIA_Z1 0
00047 #define ZOLERTIA_Z1SP 1
00048
00049
00050
00051 #define F_CPU 8000000uL // 8MHz by default
00052
00053
00054
00055 #define CLOCK_CONF_SECOND 128UL
00056
00057 #define BAUD2UBR(baud) ((F_CPU/baud))
00058
00059 #define CCIF
00060 #define CLIF
00061
00062 #define CC_CONF_INLINE inline
00063
00064 #define HAVE_STDINT_H
00065 #define MSP430_MEMCPY_WORKAROUND 1
00066 #include "msp430def.h"
00067
00068
00069
00070 typedef unsigned short uip_stats_t;
00071 typedef unsigned long clock_time_t;
00072 typedef unsigned long off_t;
00073
00074
00075 #define NETSTACK_CONF_RADIO cc2420_driver
00076
00077
00078
00079
00080
00081
00082
00083 #define LEDS_PxDIR P4DIR
00084 #define LEDS_PxOUT P4OUT
00085 #define LEDS_CONF_RED 0x04
00086 #define LEDS_CONF_GREEN 0x01
00087 #define LEDS_CONF_YELLOW 0x80
00088
00089
00090 #define DCOSYNCH_CONF_ENABLED 0
00091 #define DCOSYNCH_CONF_PERIOD 30
00092
00093 #define ROM_ERASE_UNIT_SIZE 512
00094 #define XMEM_ERASE_UNIT_SIZE (64*1024L)
00095
00096
00097 #define CFS_CONF_OFFSET_TYPE long
00098
00099
00100 #define NODE_ID_XMEM_OFFSET (0 * XMEM_ERASE_UNIT_SIZE)
00101
00102
00103 #define EEPROMFS_ADDR_CODEPROP (1 * XMEM_ERASE_UNIT_SIZE)
00104
00105 #define CFS_XMEM_CONF_OFFSET (2 * XMEM_ERASE_UNIT_SIZE)
00106 #define CFS_XMEM_CONF_SIZE (1 * XMEM_ERASE_UNIT_SIZE)
00107
00108 #define CFS_RAM_CONF_SIZE 4096
00109
00110
00111
00112
00113
00114
00115 #define SPI_TXBUF UCB0TXBUF
00116 #define SPI_RXBUF UCB0RXBUF
00117
00118
00119 #define SPI_WAITFOREOTx() while ((UCB0STAT & UCBUSY) != 0)
00120
00121 #define SPI_WAITFOREORx() while ((IFG2 & UCB0RXIFG) == 0)
00122
00123 #define SPI_WAITFORTxREADY() while ((IFG2 & UCB0TXIFG) == 0)
00124
00125 #define MOSI 1
00126 #define MISO 2
00127 #define SCK 3
00128
00129
00130
00131
00132
00133 #define FLASH_CS 4
00134 #define FLASH_HOLD 7
00135
00136
00137
00138 #define SPI_FLASH_ENABLE() ( P4OUT &= ~BV(FLASH_CS) )
00139 #define SPI_FLASH_DISABLE() ( P4OUT |= BV(FLASH_CS) )
00140
00141 #define SPI_FLASH_HOLD() ( P5OUT &= ~BV(FLASH_HOLD) )
00142 #define SPI_FLASH_UNHOLD() ( P5OUT |= BV(FLASH_HOLD) )
00143
00144
00145
00146
00147
00148
00149 #define CC2420_CONF_SYMBOL_LOOP_COUNT 1302
00150
00151
00152 #define CC2420_FIFOP_PORT(type) P1##type
00153 #define CC2420_FIFOP_PIN 2
00154
00155 #define CC2420_FIFO_PORT(type) P1##type
00156 #define CC2420_FIFO_PIN 3
00157
00158 #define CC2420_CCA_PORT(type) P1##type
00159 #define CC2420_CCA_PIN 4
00160
00161 #define CC2420_SFD_PORT(type) P4##type
00162 #define CC2420_SFD_PIN 1
00163
00164 #define CC2420_CSN_PORT(type) P3##type
00165 #define CC2420_CSN_PIN 0
00166
00167 #define CC2420_VREG_PORT(type) P4##type
00168 #define CC2420_VREG_PIN 5
00169
00170 #define CC2420_RESET_PORT(type) P4##type
00171 #define CC2420_RESET_PIN 6
00172
00173
00174 #define CC2420_IRQ_VECTOR PORT1_VECTOR
00175
00176
00177 #define CC2420_FIFOP_IS_1 (!!(CC2420_FIFOP_PORT(IN) & BV(CC2420_FIFOP_PIN)))
00178 #define CC2420_FIFO_IS_1 (!!(CC2420_FIFO_PORT(IN) & BV(CC2420_FIFO_PIN)))
00179 #define CC2420_CCA_IS_1 (!!(CC2420_CCA_PORT(IN) & BV(CC2420_CCA_PIN)))
00180 #define CC2420_SFD_IS_1 (!!(CC2420_SFD_PORT(IN) & BV(CC2420_SFD_PIN)))
00181
00182
00183 #define SET_RESET_INACTIVE() (CC2420_RESET_PORT(OUT) |= BV(CC2420_RESET_PIN))
00184 #define SET_RESET_ACTIVE() (CC2420_RESET_PORT(OUT) &= ~BV(CC2420_RESET_PIN))
00185
00186
00187 #define SET_VREG_ACTIVE() (CC2420_VREG_PORT(OUT) |= BV(CC2420_VREG_PIN))
00188 #define SET_VREG_INACTIVE() (CC2420_VREG_PORT(OUT) &= ~BV(CC2420_VREG_PIN))
00189
00190
00191 #define CC2420_FIFOP_INT_INIT() do { \
00192 CC2420_FIFOP_PORT(IES) &= ~BV(CC2420_FIFOP_PIN); \
00193 CC2420_CLEAR_FIFOP_INT(); \
00194 } while(0)
00195
00196
00197 #define CC2420_ENABLE_FIFOP_INT() do {CC2420_FIFOP_PORT(IE) |= BV(CC2420_FIFOP_PIN);} while(0)
00198 #define CC2420_DISABLE_FIFOP_INT() do {CC2420_FIFOP_PORT(IE) &= ~BV(CC2420_FIFOP_PIN);} while(0)
00199 #define CC2420_CLEAR_FIFOP_INT() do {CC2420_FIFOP_PORT(IFG) &= ~BV(CC2420_FIFOP_PIN);} while(0)
00200
00201
00202
00203
00204
00205
00206
00207 #define CC2420_SPI_ENABLE() (CC2420_CSN_PORT(OUT) &= ~BV(CC2420_CSN_PIN))
00208
00209 #define CC2420_SPI_DISABLE() (CC2420_CSN_PORT(OUT) |= BV(CC2420_CSN_PIN))
00210 #define CC2420_SPI_IS_ENABLED() ((CC2420_CSN_PORT(OUT) & BV(CC2420_CSN_PIN)) != BV(CC2420_CSN_PIN))
00211
00212 #endif