platform-conf.h

Go to the documentation of this file.
00001 /*
00002  * Copyright (c) 2010, Swedish Institute of Computer Science.
00003  * All rights reserved.
00004  *
00005  * Redistribution and use in source and binary forms, with or without
00006  * modification, are permitted provided that the following conditions
00007  * are met:
00008  * 1. Redistributions of source code must retain the above copyright
00009  *    notice, this list of conditions and the following disclaimer.
00010  * 2. Redistributions in binary form must reproduce the above copyright
00011  *    notice, this list of conditions and the following disclaimer in the
00012  *    documentation and/or other materials provided with the distribution.
00013  * 3. Neither the name of the Institute nor the names of its contributors
00014  *    may be used to endorse or promote products derived from this software
00015  *    without specific prior written permission.
00016  *
00017  * THIS SOFTWARE IS PROVIDED BY THE INSTITUTE AND CONTRIBUTORS ``AS IS'' AND
00018  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
00019  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
00020  * ARE DISCLAIMED.  IN NO EVENT SHALL THE INSTITUTE OR CONTRIBUTORS BE LIABLE
00021  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
00022  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
00023  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
00024  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
00025  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
00026  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
00027  * SUCH DAMAGE.
00028  *
00029  * $Id: platform-conf.h,v 1.1 2010/08/24 16:26:38 joxe Exp $
00030  */
00031 
00032 /**
00033  * \file
00034  *         A brief description of what this file is
00035  * \author
00036  *         Joakim Eriksson <joakime@sics.se>
00037  */
00038 
00039 #ifndef __PLATFORM_CONF_H__
00040 #define __PLATFORM_CONF_H__
00041 
00042 /*
00043  * Definitions below are dictated by the hardware and not really
00044  * changeable!
00045  */
00046 #define ZOLERTIA_Z1   0  /* Enric */
00047 #define ZOLERTIA_Z1SP 1  /* Enric */
00048 
00049 /* CPU target speed in Hz */
00050 /* CPU target speed in Hz */
00051 #define F_CPU 8000000uL // 8MHz by default 
00052 //Enric #define F_CPU 3900000uL /*2457600uL*/
00053 
00054 /* Our clock resolution, this is the same as Unix HZ. */
00055 #define CLOCK_CONF_SECOND 128UL
00056 
00057 #define BAUD2UBR(baud) ((F_CPU/baud))
00058 
00059 #define CCIF
00060 #define CLIF
00061 
00062 #define CC_CONF_INLINE inline
00063 
00064 #define HAVE_STDINT_H
00065 #define MSP430_MEMCPY_WORKAROUND 1
00066 #include "msp430def.h"
00067 
00068 
00069 /* Types for clocks and uip_stats */
00070 typedef unsigned short uip_stats_t;
00071 typedef unsigned long clock_time_t;
00072 typedef unsigned long off_t;
00073 
00074 /* the low-level radio driver */
00075 #define NETSTACK_CONF_RADIO   cc2420_driver
00076 
00077 /*
00078  * Definitions below are dictated by the hardware and not really
00079  * changeable!
00080  */
00081 
00082 /* LED ports */
00083 #define LEDS_PxDIR P4DIR
00084 #define LEDS_PxOUT P4OUT
00085 #define LEDS_CONF_RED    0x04
00086 #define LEDS_CONF_GREEN  0x01
00087 #define LEDS_CONF_YELLOW 0x80
00088 
00089 /* DCO speed resynchronization for more robust UART, etc. */
00090 #define DCOSYNCH_CONF_ENABLED 0
00091 #define DCOSYNCH_CONF_PERIOD 30
00092 
00093 #define ROM_ERASE_UNIT_SIZE  512
00094 #define XMEM_ERASE_UNIT_SIZE (64*1024L)
00095 
00096 
00097 #define CFS_CONF_OFFSET_TYPE    long
00098 
00099 /* Use the first 64k of external flash for node configuration */
00100 #define NODE_ID_XMEM_OFFSET     (0 * XMEM_ERASE_UNIT_SIZE)
00101 
00102 /* Use the second 64k of external flash for codeprop. */
00103 #define EEPROMFS_ADDR_CODEPROP  (1 * XMEM_ERASE_UNIT_SIZE)
00104 
00105 #define CFS_XMEM_CONF_OFFSET    (2 * XMEM_ERASE_UNIT_SIZE)
00106 #define CFS_XMEM_CONF_SIZE      (1 * XMEM_ERASE_UNIT_SIZE)
00107 
00108 #define CFS_RAM_CONF_SIZE 4096
00109 
00110 /*
00111  * SPI bus configuration for the TMote Sky.
00112  */
00113 
00114 /* SPI input/output registers. */
00115 #define SPI_TXBUF UCB0TXBUF
00116 #define SPI_RXBUF UCB0RXBUF
00117 
00118                                 /* USART0 Tx ready? */
00119 #define SPI_WAITFOREOTx() while ((UCB0STAT & UCBUSY) != 0)
00120                                 /* USART0 Rx ready? */
00121 #define SPI_WAITFOREORx() while ((IFG2 & UCB0RXIFG) == 0)
00122                                 /* USART0 Tx buffer ready? */
00123 #define SPI_WAITFORTxREADY() while ((IFG2 & UCB0TXIFG) == 0)
00124 
00125 #define MOSI           1  /* P3.1 - Output: SPI Master out - slave in (MOSI) */
00126 #define MISO           2  /* P3.2 - Input:  SPI Master in - slave out (MISO) */
00127 #define SCK            3  /* P3.3 - Output: SPI Serial Clock (SCLK) */
00128 
00129 /*
00130  * SPI bus - M25P80 external flash configuration.
00131  */
00132 //#define FLASH_PWR     3       /* P4.3 Output */ ALWAYS POWERED ON Z1
00133 #define FLASH_CS        4       /* P4.4 Output */
00134 #define FLASH_HOLD      7       /* P5.7 Output */
00135 
00136 /* Enable/disable flash access to the SPI bus (active low). */
00137 
00138 #define SPI_FLASH_ENABLE()  ( P4OUT &= ~BV(FLASH_CS) )
00139 #define SPI_FLASH_DISABLE() ( P4OUT |=  BV(FLASH_CS) )
00140 
00141 #define SPI_FLASH_HOLD()                ( P5OUT &= ~BV(FLASH_HOLD) )
00142 #define SPI_FLASH_UNHOLD()              ( P5OUT |=  BV(FLASH_HOLD) )
00143 
00144 
00145 /*
00146  * SPI bus - CC2420 pin configuration.
00147  */
00148 
00149 #define CC2420_CONF_SYMBOL_LOOP_COUNT 1302      /* 326us msp430X @ 8MHz */
00150 
00151 /* P1.2 - Input: FIFOP from CC2420 */
00152 #define CC2420_FIFOP_PORT(type)   P1##type
00153 #define CC2420_FIFOP_PIN          2
00154 /* P1.3 - Input: FIFO from CC2420 */
00155 #define CC2420_FIFO_PORT(type)     P1##type
00156 #define CC2420_FIFO_PIN            3
00157 /* P1.4 - Input: CCA from CC2420 */
00158 #define CC2420_CCA_PORT(type)      P1##type
00159 #define CC2420_CCA_PIN             4
00160 /* P4.1 - Input:  SFD from CC2420 */
00161 #define CC2420_SFD_PORT(type)      P4##type
00162 #define CC2420_SFD_PIN             1
00163  /* P3.0 - Output: SPI Chip Select (CS_N) */
00164 #define CC2420_CSN_PORT(type)      P3##type
00165 #define CC2420_CSN_PIN             0
00166 /* P4.5 - Output: VREG_EN to CC2420 */
00167 #define CC2420_VREG_PORT(type)     P4##type
00168 #define CC2420_VREG_PIN            5
00169 /* P4.6 - Output: RESET_N to CC2420 */
00170 #define CC2420_RESET_PORT(type)    P4##type
00171 #define CC2420_RESET_PIN           6
00172 
00173 
00174 #define CC2420_IRQ_VECTOR PORT1_VECTOR
00175 
00176 /* Pin status. */
00177 #define CC2420_FIFOP_IS_1 (!!(CC2420_FIFOP_PORT(IN) & BV(CC2420_FIFOP_PIN)))
00178 #define CC2420_FIFO_IS_1  (!!(CC2420_FIFO_PORT(IN) & BV(CC2420_FIFO_PIN)))
00179 #define CC2420_CCA_IS_1   (!!(CC2420_CCA_PORT(IN) & BV(CC2420_CCA_PIN)))
00180 #define CC2420_SFD_IS_1   (!!(CC2420_SFD_PORT(IN) & BV(CC2420_SFD_PIN)))
00181 
00182 /* The CC2420 reset pin. */
00183 #define SET_RESET_INACTIVE()   (CC2420_RESET_PORT(OUT) |=  BV(CC2420_RESET_PIN))
00184 #define SET_RESET_ACTIVE()     (CC2420_RESET_PORT(OUT) &= ~BV(CC2420_RESET_PIN))
00185 
00186 /* CC2420 voltage regulator enable pin. */
00187 #define SET_VREG_ACTIVE()       (CC2420_VREG_PORT(OUT) |=  BV(CC2420_VREG_PIN))
00188 #define SET_VREG_INACTIVE()     (CC2420_VREG_PORT(OUT) &= ~BV(CC2420_VREG_PIN))
00189 
00190 /* CC2420 rising edge trigger for external interrupt 0 (FIFOP). */
00191 #define CC2420_FIFOP_INT_INIT() do {                  \
00192     CC2420_FIFOP_PORT(IES) &= ~BV(CC2420_FIFOP_PIN);  \
00193     CC2420_CLEAR_FIFOP_INT();                         \
00194   } while(0)
00195 
00196 /* FIFOP on external interrupt 0. */
00197 #define CC2420_ENABLE_FIFOP_INT()  do {CC2420_FIFOP_PORT(IE) |= BV(CC2420_FIFOP_PIN);} while(0)
00198 #define CC2420_DISABLE_FIFOP_INT() do {CC2420_FIFOP_PORT(IE) &= ~BV(CC2420_FIFOP_PIN);} while(0)
00199 #define CC2420_CLEAR_FIFOP_INT()   do {CC2420_FIFOP_PORT(IFG) &= ~BV(CC2420_FIFOP_PIN);} while(0)
00200 
00201 /*
00202  * Enables/disables CC2420 access to the SPI bus (not the bus).
00203  * (Chip Select)
00204  */
00205 
00206  /* ENABLE CSn (active low) */
00207 #define CC2420_SPI_ENABLE()     (CC2420_CSN_PORT(OUT) &= ~BV(CC2420_CSN_PIN))
00208  /* DISABLE CSn (active low) */
00209 #define CC2420_SPI_DISABLE()    (CC2420_CSN_PORT(OUT) |=  BV(CC2420_CSN_PIN))
00210 #define CC2420_SPI_IS_ENABLED() ((CC2420_CSN_PORT(OUT) & BV(CC2420_CSN_PIN)) != BV(CC2420_CSN_PIN))
00211 
00212 #endif /* __PLATFORM_CONF_H__ */

Generated on Mon Apr 11 14:23:44 2011 for Contiki 2.5 by  doxygen 1.6.1